## LNK574 LinkZero-LP



## Zero No-Load Consumption Integrated Off-Line Switcher

## **Product Highlights**

#### **Lowest System Cost with Zero No-Load**

- Automatically enters zero input power mode when load is disconnected
- Detects load reconnection and automatically restarts regulation
- Simple upgrade to existing LinkSwitch-LP designs
- Very tight IC parameter tolerances improve system manufacturing yield
- · Suitable for low-cost clampless designs
- · Frequency jittering greatly reduces EMI filter cost
- Extended package creepage improves system field reliability

#### **Advanced Protection/Safety Features**

- Accurate hysteretic thermal shutdown protection automatic recovery reduces field returns
- · Universal input range allows worldwide operation
- Auto-restart reduces delivered power by >85% during shortcircuit and open loop fault conditions
- Simple ON/OFF control, no loop compensation needed
- High bandwidth provides excellent transient load response with no overshoot

#### EcoSmart™ - Energy Efficient

- No-load consumption as low as 4 mW at 230 VAC input (Note 1)
- Easily meets all global energy efficiency regulations with no added components
- ON/OFF control provides constant efficiency to very light loads

#### **Applications**

 Chargers for cell/cordless phones, PDAs, power tools, MP3/ portable audio devices, shavers, etc.

#### **Description**

LinkZero-LP is an upgrade to the popular LinkSwitch-LP, the industry's lowest component count charger/adapter and standby power switcher IC. The LinkZero-LP controller incorporates new technology which enables the device to automatically enter into and wake up from no-load mode while taking less than 5 mW from the AC power. IEC 62301 specifies measurements of standby power to a minimum accuracy of 10 mW, and so LinkZero-LP's consumption of substantially less than 5 mW at 230 VAC rounds to zero based on the IEC definition. This low power level is also immeasurable on most power meters. The tightly specified FEEDBACK (FB) pin voltage reference enables universal input primary side regulated power supplies with accurate constant voltage from 5% to full load. The start-up and operating power are derived directly from the DRAIN pin which eliminates start-up circuitry. The internal oscillator frequency is jittered to significantly reduce both quasi-peak and average EMI, minimizing filter cost.



Figure 1. Typical Application – Not a Simplified Circuit (a) and Output Characteristic Envelope (b).

#### **Output Power Table**

| Product⁴ | 230 VA               | C ±15%                     | 85-265 VAC                                      |     |  |
|----------|----------------------|----------------------------|-------------------------------------------------|-----|--|
|          | Adapter <sup>2</sup> | Open<br>Frame <sup>3</sup> | Open<br>Frame <sup>3</sup> Adapter <sup>2</sup> |     |  |
| LNK574DG | 3 W                  | 3 W                        | 3 W                                             | 3 W |  |

Table 1. Output Power Table.

Notes:

- 1. IEC 62301 Clause 4.5 rounds standby power use below 5 mW to zero.
- 2. Typical continuous power in a non-ventilated enclosed adapter measured at +50 °C ambient.
- Maximum practical continuous power in an open frame design with adequate heatsinking, measured at 50 °C ambient.

4. Packages: D: SO-8C.

www.powerint.com December 2010



Figure 2 Functional Block Diagram.

#### **Pin Functional Description**

#### DRAIN (D) Pin:

The power MOSFET drain connection provides internal operating current for both startup and steady-state operation.

## BYPASS/MULTI-FUNCTIONAL PROGRAMMABLE (BP/M) Pin:

An external bypass capacitor for the internally generated 5.85 V supply is connected to this pin. The value of capacitor establishes the power down period. The minimum value of capacitor is 0.1  $\mu$ F. An overvoltage protection disables the switching if the current into the pin exceeds 6.5 mA (l<sub>sn</sub>).

#### FEEDBACK (FB) Pin:

During normal operation, switching of the power MOSFET is controlled by this pin. MOSFET switching is disabled when a voltage greater than an internal  $\rm V_{FB}$  reference voltage is applied to the FEEDBACK pin.

The  $V_{\rm FB}$  reference voltage is internally adjusted from 1.70 V at full load to 1.37 V at no-load in CV mode, and 1.70 V to 0.9 V in CC mode. Below 0.9 V the part enters auto-restart operation.

#### SOURCE (S) Pin:

This pin is the power MOSFET source connection. It is also the ground reference for the BYPASS and FEEDBACK pins.



Figure 3. Pin Configuration.

#### **LinkZero-LP Functional Description**

LinkZero-LP comprises a 700 V power MOSFET switch with a power supply controller on the same die. Unlike conventional PWM (pulse width modulation) controllers, it uses a simple ON/OFF control to regulate the output voltage. The controller consists of the following circuits, an oscillator, feedback (sense) 5.85 V regulator, BYPASS pin under/overvoltage protection, over-temperature protection, frequency jittering, current limit, leading edge blanking BYPASS pin clamp in power down and bypass mode. The controller includes a proprietary power down mode that automatically reduces standby consumption to levels that are immeasurable on most power meters.

#### Power Down Mode

The device enters into power down mode (where MOSFET switching is disabled) when the total load (power supply output plus bias winding loads) has reduced to ~0.6% of full load. The internal controller detects this condition by sensing when 160 cycles have been skipped twice with only one active switching cycle in between the two sets of 160 skipped switching cycles. During the power down period the BYPASS pin capacitor will discharge from 5.85 V down to about 3 V at which point the LinkZero-LP will wake up and charge the BYPASS pin back up to 5.85 V. The wake up frequency is determined by the user through the choice of the BYPASS pin capacitor value (see Figure 22 for BYPASS pin capacitor choice). Once the BYPASS pin has recharged 5.85 V LinkZero-LP senses if the load condition has changed or not, if not the LinkZero-LP will enter into a new power down cycle or otherwise resumes normal operation (See Applications Example section for more details of power down mode operation).

#### Oscillator

The typical oscillator frequency is internally set to an average of 100 kHz. An internal circuit senses the on-time of the MOSFET switch and adjusts the oscillator frequency so that at large duty cycle (low line voltage) the frequency is about 100 kHz and at small duty cycle (high line voltage) the oscillator frequency is about 78 kHz. This internal frequency adjustment is used to make the peak power point constant over line voltage. Two signals are generated from the oscillator: the maximum duty cycle signal (DC $_{\rm MAX}$ ) and the clock signal that indicates the beginning of a switching cycle.

The oscillator incorporates circuitry that introduces a small amount of frequency jitter, typically 6% of the switching frequency, to minimize EMI. The modulation rate of the frequency jitter is set to 1 kHz to optimize EMI reduction for both average and quasi-peak emissions. The frequency jitter, which is proportional to the oscillator frequency, should be measured with the oscilloscope triggered at the falling edge of the drain voltage waveform. The oscillator frequency is linearly reduced when the FEEDBACK pin voltage is lowered from 1.70 V down to 1.37 V.

#### Feedback Input Circuit CV Mode

The feedback input circuit reference is set at 1.70 V at full load and gradually reduces down to 1.37 V at no-load. When the FEEDBACK pin voltage reaches a  $V_{\rm FB}$  reference voltage (1.70 V to 1.37 V) depending on the load, a low logic level (disable) is generated at the output of the feedback circuit. This output is

sampled at the beginning of each cycle. If high, the power MOSFET is turned on for that cycle (enabled), otherwise the power MOSFET remains off (disabled). Since the sampling is done only at the beginning of each cycle, subsequent changes in the FEEDBACK pin voltage during the remainder of the cycle are ignored.

#### Feedback Input CC Mode

When the FEEDBACK pin voltage at full load falls below 1.70 V, the oscillator frequency linearly reduces to typically 43% at the auto-restart threshold voltage of 0.9 V. This function limits the power supply output power at output voltages below the rated voltage regulation threshold  $\rm V_{\scriptscriptstyle R}$  (see Figure 1).

#### 5.85 V Regulator

The BYPASS pin voltage is regulated by drawing a current from the DRAIN whenever the MOSFET is off if needed to charge up the BYPASS pin to a typical voltage of 5.85 V. When the MOSFET is on, LinkZero-LP runs off of the energy stored in the bypass capacitor. Extremely low power consumption of the internal circuitry allows LinkZero-LP to operate continuously from the current drawn from the DRAIN pin. A bypass capacitor value of 0.1  $\mu\text{F}$  is sufficient for both high frequency decoupling and energy storage.

#### 6.5 V Shunt Regulator and 8.5 V Clamp

In addition, there is a shunt regulator that helps maintain the BYPASS pin at 6.5 V when current is provided to the BYPASS pin externally. This facilitates powering the device externally through a resistor from the bias winding or power supply output in non-isolated designs, to decrease device dissipation and increase power supply efficiency.

The 6.5 V shunt regulator is only active in normal operation, and when in power down mode a clamp at a higher voltage (typical 8.5 V) will clamp the BYPASS pin.

#### **BYPASS Pin Undervoltage Protection**

The BYPASS pin undervoltage circuitry disables the power MOSFET when the BYPASS pin voltage drops below 4.85 V. Once the BYPASS pin voltage drops below 4.85 V, it must rise back to 5.85 V to enable (turn on) the power MOSFET.

#### **BYPASS Pin Overvoltage Protection**

If the BYPASS pin gets pulled above 6.5 V (BP $_{\rm SHUNT}$ )and the current into the shunt exceeds 6.5 mA a latch will be set and the power MOSFET will stop switching. To reset the latch the BYPASS pin has to be pulled down to below 1.5 V.

#### **Over-Temperature Protection**

The thermal shutdown circuit senses the die temperature. The threshold is set at 142  $^{\circ}$ C typical with a 70  $^{\circ}$ C hysteresis. When the die temperature rises above this threshold (142  $^{\circ}$ C) the power MOSFET is disabled and remains disabled until the die temperature falls by 70  $^{\circ}$ C, at which point the MOSFET is re-enabled.

#### **Current Limit**

The current limit circuit senses the current in the power MOSFET. When this current exceeds the internal threshold ( $I_{LIMIT}$ ), the power MOSFET is turned off for the remaining of that cycle. The leading edge blanking circuit inhibits the current limit



comparator for a short time ( $t_{LEE}$ ) after the power MOSFET is turned on. This leading edge blanking time has been set so that current spikes caused by capacitance and rectifier reverse recovery time will not cause premature termination of the MOSFET conduction.

#### Auto-Restart

In the event of a fault condition such as output short-circuit, LinkZero-LP enters into auto-restart operation. An internal counter clocked by the oscillator gets reset every time the FEEDBACK pin voltage exceeds the FEEDBACK pin auto-restart threshold voltage ( $V_{\text{FB(AR)}}$  typical 0.9 V). If the FEEDBACK pin voltage drops below  $V_{\text{FB(AR)}}$  for more than 145 ms to 170 ms depending on the line voltage, the power MOSFET switching is disabled. The auto-restart alternately enables and disables the switching of the power MOSFET at a duty cycle of typically 12% until the fault condition is removed.

#### Open Loop Condition on the FEEDBACK Pin

When an open loop condition on the FEEDBACK pin is detected, an internal pull up current source pulls the FEEDBACK pin up to above 1.70 V and LinkZero-LP stops switching after 160 clock cycles.

#### **Applications Example**

The circuit shown in Figure 4 is a typical isolated zero no-load 6 V, 350 mA, constant voltage, and constant current (CV/CC) output power supply using LinkZero-LP.

AC input differential filtering is accomplished by the  $\pi$  filter formed by C1, C2 and L1. The proprietary frequency jitter feature of the LinkZero-LP eliminates the need for any Y capacitor or common-mode inductor. Wire-wound resistor RF1 is a fusible, flame proof resistor which is used as a fuse as well as to limit inrush current.

Wire-wound types are recommended for designs that operate ≥132 VAC to withstand the instantaneous power when AC is first applied as C1 and C2 charge.

The power supply utilizes simplified bias winding voltage feedback, enabled by the LinkZero-LP ON/OFF control. The voltage across C5 is determined by the FEEDBACK pin reference voltage and the resistor divider formed by R3 and R4. Capacitor C4 provides high frequency filtering on the FEEDBACK pin to avoid switching cycle pulse bunching. The FEEDBACK pin reference voltage, which varies with load, is set to 1.37 V at no-load and gradually increases to 1.70 V at full load to provide cable drop compensation. In the constant voltage (CV) region, the LinkZero-LP device enables/disables switching cycles to maintain the FEEDBACK pin reference voltage. Diode D6 and low cost ceramic capacitor C5 provide rectification and filtering of the primary feedback winding waveform. At increased loads, beyond the maximum power threshold, the IC transitions into the constant current (CC) region. In this region, the FEEDBACK pin voltage begins to reduce as the power supply output voltage falls. In order to maintain a constant output current, the internal oscillator frequency is reduced in this region until it reaches typically 48% of the starting frequency. When the FEEDBACK pin voltage drops below the auto-restart threshold (typically 0.9 V on the FEEDBACK pin), the power supply enters the auto-restart mode. In this mode, the power supply will turn off for 1.2 s and then turn back on for 170 ms. The auto-restart function reduces the average output current during an output short-circuit condition.

The LinkZero-LP device is self biased through the DRAIN pin. However, to improve efficiency at high line, an external bias may be added using optional components diode D5 and resistor R2. The power down (PD) mode duty cycle and the no-load power



Figure 4. Schematic of 2.1 W, 6 V, 350 mA, 0.00 W Adapter/Charger.

consumption is determined by the BYPASS pin capacitor C3. No-load power consumption can be reduced by a capacitor with higher value. Higher C3 capacitor values will tend to increase the output ripple in PD mode - See LinkZero-LP Design Considerations section below.

A clampless primary circuit is achieved due to the very tight tolerance current limit trimming techniques used in manufacturing the LinkZero-LP, plus the transformer construction techniques used. The peak drain voltage is therefore limited to typically less than 550 V at 265 VAC, providing significant margin to the 700 V minimum drain voltage specification (BV<sub>DSS</sub>).

Output rectification and filtering is achieved with output rectifier D7 and filter capacitor C7. Due to the auto-restart feature, the average short circuit output current is significantly less than 1 A, allowing low current rating and low cost rectifier D7 to be used. Output circuitry is designed to handle a continuous short circuit on the power supply output. Although not necessary in this design, a preload resistor may be used at the output of the supply to reduce output voltage at no-load.

# LinkZero-LP Power Down (PD) Mode Design Considerations

The LinkZero-LP goes into PD mode when the output power supply load is reduced enough that 160 consecutive switching cycles are skipped twice with only one active switching cycle in between the two sets of 160 skipped switching cycles. This corresponds to ~0.6% of the full load power capability of the LinkZero-LP.

Even when the power supply output load is completely removed, any preload resistor on the output and the components connected to the bias winding still represent a load on the transformer. The feedback circuitry connected to the bias winding should therefore be designed to represent <0.6% of the power supply full load. Otherwise LinkZero-LP will not be able to detect a no-load condition on the output and will not enter PD mode thereby disabling the benefit of zero no-load input power.

In the case of the design of Figure 4, the power supply full load output power is 2.1 W (6 V, 350 mA). The bias winding load should therefore be designed to be <<0.6% of this (<12.6 mW). In the example of Figure 4, the average no-load voltage across bias winding capacitor C5 is approximately 20 V. The loading of R3, R4 and R2 (if used) should therefore be chosen to present <12.6 mW load with this bias voltage. In the case shown, the R2 path consumes ~3.3 mW and R3 and R4 also consumes ~3.3 mW. So the total consumption of 6.6 mW meets the criteria necessary to ensure the power supply will enter PD mode when the power supply load is removed. Adjusting the power consumption of the circuitry connected to the bias winding can therefore be used to adjust the power supply output power threshold at which the LinkZero-LP goes into PD mode.

It can be seen therefore that, if desired, PD mode can be avoided altogether simply by adding a preload resistor on the output of the power supply or increasing the load on the bias winding to >0.6% (plus margin) of the power supply maximum power capability.

When the LinkZero-LP is in PD mode, the time taken for the BYPASS pin voltage to discharge to  $V_{\text{BPPDRESET}}$  (~3 V) determines the duration of the PD off-time. The duration of the PD off time also determines the ripple on the output voltage.

If components D5 and R2 are not used in Figure 4, this time is determined purely by the choice of C3. If however D5 and R2 are used to provide an external BYPASS pin supply, then a combination of the energy stored in C5 and C3 determine the PD off time before the BYPASS pin voltage reaches the  $V_{\rm BP(PU)}$  (~3 V).

In either case, C5 is completely discharged through R3 and R4 during the PD off time (D5 prevents the BYPASS capacitor C3 being discharged through this path). C5 is therefore kept as small as possible to reduce the power supply no-load input power consumption associated with recharging this capacitor at the start of the next PD on time. The minimum value of C5 is determined by the time constant set up with the feedback resistors R3 and R4 to avoid excessive cycle by cycle ripple on C5 influencing the output voltage regulation. The typical choice for C5 is between 100 nF and 330 nF.

When D5 and R2 are used, the minimum value of bias winding capacitor C5 is again governed by voltage regulation performance so the value of BYPASS pin capacitor C3 is typically reduced to reduce PD off time period if required. A minimum C3 value of 47 nF is recommended.

#### **PCB Layout Considerations**

#### LinkZero-LP Layout Considerations

#### Layout

See Figure 5 for a recommended circuit board layout for LinkZero-LP (U1).

#### Single Point Grounding

Use a single point ground (Kelvin) connection from the input filter capacitor to the area of copper connected to the SOURCE pins.

# Bypass Capacitor ( $C_{\rm BP}$ ), FEEDBACK Pin Noise Filter Capacitor ( $C_{\rm FB}$ ) and Feedback Resistors

To minimize loop area, these two capacitors should be physically located as near as possible to the BYPASS and SOURCE pins, and FEEDBACK pin and SOURCE pins respectively. Also note that to minimize noise pickup, feedback resistors  $\rm R_{FB1}$  and  $\rm R_{FB2}$  are placed close to the FEEDBACK pin.

#### Primary Loop Area

The area of the primary loop that connects the input filter capacitor, transformer primary and LinkZero-LP should be kept as small as possible.

#### **Primary Clamp Circuit**

An external clamp may be used to limit peak voltage on the DRAIN pin at turn off. This can be achieved by using an RCD clamp or a Zener (~200 V) and diode clamp across the primary winding. In all cases, to minimize EMI, care should be taken to minimize the circuit path from the clamp components to the transformer and LinkZero-LP (U1).





Figure 5. PCB Layout of a 2.1 W, 6 V, 350 mA Charger.

#### **Thermal Considerations**

The copper area underneath the LinkZero-LP (U1) acts not only as a single point ground, but also as a heatsink. As it is connected to the quiet source node, this area should be maximized for good heat sinking of U1. The same applies to the cathode of the output diode.

#### Y Capacitor

The placement of the Y-type capacitor (if used) should be directly from the primary input filter capacitor positive terminal to the common/return terminal of the transformer secondary. Such a placement will route high magnitude common-mode surge currents away from U1. Note: If an input  $\pi$  EMI filter is used, the inductor in the  $\pi$  filter should be placed between the negative terminals on the input filter capacitors.

## Output Diode (D<sub>o</sub>)

For best performance, the area of the loop connecting the secondary winding, the output diode ( $D_{\rm o}$ ) and the output filter capacitor ( $C_{\rm o}$ )should be minimized. In addition, sufficient copper area should be provided at the anode and cathode terminals of the diode for heat sinking. A larger area is preferred at the electrically "quiet" cathode terminal. A large anode area can increase high frequency conducted and radiated EMI. Resistor  $R_{\rm s}$  and  $C_{\rm s}$  represent the secondary side RC snubber.

#### **Quick Design Checklist**

As with any power supply design, all LinkZero-LP designs should be verified on the bench to make sure that component specifications are not exceeded under worst-case conditions.

The following minimum set of tests is strongly recommended:

- Maximum drain voltage Verify that V<sub>DS</sub> does not exceed 660 V at the highest input voltage and peak (overload) output power. This margin to the 700 V BV<sub>DSS</sub> specification gives margin for design variation, especially in clampless designs.
- 2. Maximum drain current At maximum ambient temperature, maximum input voltage and peak output (overload) power, verify drain current waveforms for any signs of transformer saturation and excessive leading-edge current spikes at startup. Repeat under steady state conditions and verify that the leading-edge current spike event is below I<sub>LIMIT(MIN)</sub> at the end of the t<sub>LEB(MIN)</sub>. Under all conditions, the maximum drain current should be below the specified absolute maximum ratings.
- 3. Thermal check At specified maximum output power, minimum input voltage and maximum ambient temperature, verify that the temperature specifications are not exceeded for LinkZero-LP, transformer, output diode and output capacitors. Enough thermal margin should be allowed for part-to-part variation of the R<sub>DS(ON)</sub> of LinkZero-LP as specified in the data sheet. Under low line and maximum power, maximum LinkZero-LP source pin temperature of 100 °C is recommended to allow for these variations.
- 4. Negative drain voltages clampless designs may allow the drain voltage to ring below source and cause reverse currents to flow from source to drain. Verify that any such current remains within the envelope shown in Figure 9.

#### Absolute Maximum Ratings(1,6)

| DRAIN Voltage                          | 0.3 V to 700 V               |
|----------------------------------------|------------------------------|
| Peak DRAIN Current LNK574              | 200 (375) mA <sup>(2)</sup>  |
| Peak Negative Pulsed Drain Current     | 100 mA <sup>(3)</sup>        |
| Feedback Voltage                       | 0.3 V to 9 V                 |
| Feedback Current                       | 100 mA                       |
| BYPASS Pin Voltage                     | 0.3 V to 9 V                 |
| BYPASS Pin Voltage in Power Down Mode. | 0.3 V to 11 V <sup>(7)</sup> |
| Storage Temperature                    | 65 °C to 150 °C              |
| Operating Junction Temperature         | 40 °C to 150 °C(4)           |
| Lead Temperature                       | 260 °C <sup>(5)</sup>        |

#### Notes:

- 1. All voltages referenced to SOURCE,  $T_A = 25$  °C.
- 2. Higher peak DRAIN current allowed while DRAIN source voltage does not exceed 400 V.
- 3. Duration not to exceed 2 µs.
- 4. Normally limited by internal circuitry.
- 5. 1/16 in. from case for 5 seconds.
- 6. Maximum ratings specified may be applied, one at a time without causing permanent damage to the product. Exposure to Absolute Maximum ratings for extended periods of time may affect product reliability.
- 7. Maximum current into pin is 300  $\mu$ A.

#### **Thermal Resistance**

Thermal Resistance: D Package:

#### Notes:

- 1. Measured on the SOURCE pin close to plastic interface.
- 2. Soldered to 0.36 sq. in. (232 mm<sup>2</sup>), 2 oz. copper clad.
- 3. Soldered to 1 sq. in. (645 mm²), 2 oz. copper clad.

|                                                                     |                                             | ·                                                                                    |      |      |      |       |
|---------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------|
| Parameter                                                           | Symbol                                      | Conditions SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C (Unless Otherwise Specified) | Min  | Тур  | Max  | Units |
| <b>Control Functions</b>                                            |                                             |                                                                                      |      |      |      |       |
| Output Frequency                                                    | f <sub>osc</sub>                            | $T_J = 25 ^{\circ}\text{C}$<br>$V_{FB} = 1.70 \text{V}$ , See Note C                 | 93   | 100  | 107  | kHz   |
| Frequency Jitter                                                    |                                             | Peak-Peak Jitter Compared to Average Frequency, $T_J = 25  ^{\circ}\text{C}$         |      | ±3   |      | %     |
| Ratio of Output<br>Frequency at<br>Auto-Restart to f <sub>osc</sub> | $\frac{f_{\text{OSC(AR)}}}{f_{\text{OSC}}}$ | $T_J = 25$ °C<br>$V_{FB} = V_{FB(AR)}$<br>See Note B                                 |      | 43   |      | %     |
| Maximum Duty Cycle                                                  | DC <sub>MAX</sub>                           |                                                                                      | 60   | 63   |      | %     |
| FEEDBACK Pin<br>Voltage at No Skipped<br>Cycles                     | V <sub>FB</sub>                             |                                                                                      | 1.63 | 1.70 | 1.77 | V     |
| FEEDBACK Pin<br>Voltage at 99.4%<br>Skipped Cycles                  | V <sub>FB(NL)</sub>                         |                                                                                      |      | 1.37 |      | V     |
| FEEDBACK Pin<br>Voltage at Auto-<br>Restart                         | V <sub>FB(AR)</sub>                         |                                                                                      | 0.8  | 0.9  | 1.05 | V     |



|                                                                                               | T                    |                                                                                      |      | I    | I    | I                 |  |
|-----------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------|------|------|------|-------------------|--|
| Parameter                                                                                     | Symbol               | Conditions SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C (Unless Otherwise Specified) |      | Тур  | Max  | Units             |  |
| Control Functions (cont.)                                                                     |                      |                                                                                      |      |      |      |                   |  |
| Minimum Switch ON-Time                                                                        | t <sub>ON(MIN)</sub> |                                                                                      |      | 700  |      | ns                |  |
|                                                                                               | l <sub>s1</sub>      | FeedBack Voltage $> V_{FB}$ (MOSFET not Switching)                                   | 150  | 200  | 260  |                   |  |
| DRAIN Supply Current                                                                          | <br>  <sub>S2</sub>  | $0.9 \text{ V} \le \text{V}_{\text{FB}} \le 1.70 \text{ V}$<br>(MOSFET Switching)    | 200  | 250  | 310  | μА                |  |
| BYPASS Pin                                                                                    | I <sub>CH1</sub>     | V <sub>BP</sub> = 0 V, T <sub>J</sub> = 25 °C                                        | -5.5 | -3.8 | -1.8 |                   |  |
| Charge Current                                                                                | I <sub>CH2</sub>     | V <sub>BP</sub> = 4 V, T <sub>J</sub> = 25 °C                                        | -3.8 | -2.5 | -1.0 | - mA              |  |
| BYPASS Pin Voltage                                                                            | V <sub>BP</sub>      |                                                                                      | 5.60 | 5.85 | 6.10 | V                 |  |
| BYPASS Pin<br>Voltage Hysteresis                                                              | V <sub>BP(H)</sub>   |                                                                                      | 0.8  | 1.0  | 1.2  | V                 |  |
| BYPASS Pin<br>Shunt Voltage                                                                   | BP <sub>SHUNT</sub>  |                                                                                      | 6.1  | 6.5  | 6.9  | V                 |  |
| Circuit Protection                                                                            | ı                    |                                                                                      |      | ı    | 1    | 1                 |  |
| Current Limit                                                                                 | I <sub>LIMIT</sub>   | di/dt = 40 mA/ $\mu$ s<br>T $_{J}$ = 25 °C                                           | 126  | 136  | 146  | mA                |  |
| Power Coefficient                                                                             | l <sup>2</sup> f     | di/dt = 40 mA/ $\mu$ s<br>T <sub>J</sub> = 25 °C                                     | 1665 | 1850 | 2091 | A <sup>2</sup> Hz |  |
| Leading Edge<br>Blanking Time                                                                 | t <sub>LEB</sub>     | T <sub>J</sub> = 25 °C                                                               | 220  | 265  |      | ns                |  |
| BYPASS Pin Shutdown<br>Threshold Current                                                      | I <sub>SD</sub>      | $V_{BP} = BP_{SHUNT}$<br>See Note E                                                  | 5.0  | 6.5  | 8.0  | mA                |  |
| Thermal Shutdown Temperature                                                                  | T <sub>SD</sub>      | See Note B                                                                           | 135  | 142  | 150  | °C                |  |
| Thermal Shutdown<br>Hysteresis                                                                | T <sub>SD(H)</sub>   | See Note B                                                                           |      | 70   |      | °C                |  |
| Power Down (PD) Mode                                                                          |                      |                                                                                      |      |      |      |                   |  |
| Off-State Drain Leakage in Power Down Mode                                                    | I <sub>DSS(PD)</sub> | $T_J = 25  ^{\circ}\text{C},$ $V_{DRAIN} = 325  V$ See Figure 23                     |      | 6.5  | 9    | μА                |  |
| BYPASS Pin Overvoltage<br>Protection in Power<br>Down Mode                                    | V <sub>BP(PDP)</sub> | I <sub>BP</sub> = 300 μA<br>T <sub>J</sub> ≤ 100 °C                                  | 7.25 | 8.5  | 10.9 | V                 |  |
| BYPASS Pin Power Up<br>Reset Threshold (in<br>Power Down Mode or at<br>Power Supply Start-up) | V <sub>BP(PU)</sub>  |                                                                                      | 1.5  | 3    | 4    | V                 |  |

| Parameter                | Symbol              | Conditions SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C (Unless Otherwise Specified) |                         | Min | Тур | Max | Units |
|--------------------------|---------------------|--------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|-------|
| Output                   |                     |                                                                                      |                         |     |     |     |       |
| ON-State<br>Resistance   | R <sub>DS(ON)</sub> | I <sub>D</sub> = 13 mA                                                               | T <sub>J</sub> = 25 °C  |     | 48  | 55  | Ω     |
|                          |                     |                                                                                      | T <sub>J</sub> = 100 °C |     | 76  | 88  |       |
| Breakdown<br>Voltage     | BV <sub>DSS</sub>   | V <sub>BP</sub> = 6.2 V, T <sub>J</sub> = 25 °C                                      |                         | 700 |     |     | V     |
| DRAIN Supply<br>Voltage  |                     |                                                                                      |                         | 50  |     |     | V     |
| Auto-Restart<br>ON-Time  | t <sub>AR</sub>     | V <sub>IN</sub> = 85 VAC                                                             |                         | 145 |     | ms  |       |
| Auto-Restart<br>OFF-Time |                     | See N                                                                                |                         | 1.0 |     | S   |       |
| Output Enable Delay      | t <sub>EN</sub>     | See Figure 8                                                                         |                         |     |     | 14  | μs    |

#### NOTES:

- A.  $I_{DSS}$  is the worse case off state leakage specification at 80% of BV $_{DSS}$  and maximum operating junction temperature.
- B. This parameter is derived from characterization.
- C. Output frequency specification applies to low line input voltage in the final application. The controller is designed to reduce output frequency by approximately 20% at high line input voltages to balance low line and high line maximum output power.
- D. The auto-restart on-time/off-time is increased by 20% at high line input 265 VAC.
- E. LinkZero-LP shuts down if current into BYPASS pin reaches  $\rm I_{SD}$  at  $\rm BP_{SHUNT}$  voltage.



Figure 6. General Test Circuit.





Figure 7. Duty Cycle Measurement.

Figure 8. Output Enable Timing.



Figure 9. Peak Negative Pulsed DRAIN Current Waveform.

#### **Typical Performance Characteristics**



Figure 10. Breakdown vs. Temperature.



Figure 12. Current Limit vs. Temperature.



Figure 14. BYPASS Pin Start-up Waveform ( $C_{\rm BP}$  = 0.22  $\mu$ F).



Figure 11. Frequency vs. Temperature.



Figure 13. FEEDBACK Pin Voltage vs. Temperature.



Figure 15. Output Characteristics.

#### **Typical Performance Characteristics (cont.)**



Figure 16.  $C_{\rm DSS}$  vs. Drain Voltage.



Figure 18. FEEDBACK Pin Regulation Voltage Threshold vs. Output Load in CV Mode.



Figure 20. FEEDBACK Pin Input Characteristics in CC Mode (1.7 V to 0.9 V).



Figure 17. Frequency Reduction vs. Duty Cycle (Line Voltage).



Figure 19. FEEDBACK Pin Input Characteristics.



Figure 21. Frequency Cut Back in CC Mode Normalized to 1.

## **Typical Performance Characteristics (cont.)**



Figure 22. Power Down Off-Time vs. BYPASS Pin Capacitor.  $V_{\rm BP} \, {\rm Start} \, \, {\rm at} \, 5.85 \, \, {\rm V} \, ({\rm Temperature} = 25 \, \, {\rm ^{\circ}C})$ 



Figure 23. Typical Drain Current vs. Temperature in Power Down Mode.



#### **Part Ordering Information**



# Notes



| Revision | Notes                              | Date     |
|----------|------------------------------------|----------|
| А        | Internal release.                  | 10/12/10 |
| В        | Updated text and parameter tables. | 12/07/10 |

#### For the latest updates, visit our website: www.powerint.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

#### **Patent Information**

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm.

#### Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

- 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, PeakSwitch, CPAZero, SENZero, EcoSmart, Clampless, E-Shield, Filterfuse, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2010, Power Integrations, Inc.

#### **Power Integrations Worldwide Sales Support Locations**

World Headquarters 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765

e-mail: usasales@powerint.com

Room 1601/1610, Tower 1

China (Shanghai)

Kerry Everbright City No. 218 Tianmu Road West Shanghai, P.R.C. 200070 Phone: +86-21-6354-6323 Fax: +86-21-6354-6325 e-mail: chinasales@powerint.com Italy

China (Shenzhen)

Rm A, B & C 4th Floor, Block C, Electronics Science and Technology Bldg., 2070 Shennan Zhong Rd, Shenzhen, Guangdong, China, 518031

Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 e-mail: chinasales@powerint.com Germany

Rueckertstrasse 3 D-80336. Munich Germany

Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 e-mail: eurosales@powerint.com

India

#1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 Fax: +91-80-4113-8023

e-mail: indiasales@powerint.com

Via De Amicis 2 20091 Bresso MI

Phone: +39-028-928-6000 Fax: +39-028-928-6009 e-mail: eurosales@powerint.com Japan

Kosei Dai-3 Bldg. 2-12-11, Shin-Yokohama, Kohoku-ku

Yokohama-shi Kanagwan 222-0033 Japan

Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@powerint.com

Korea

RM 602, 6FL

Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630

e-mail: koreasales@powerint.com

Singapore

51 Newton Road #15-08/10 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160

Fax: +65-6358-2015

e-mail: singaporesales@powerint.com

Taiwan

5F, No. 318, Nei Hu Rd., Sec. 1

Nei Hu Dist.

Taipei, Taiwan 114, R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550

e-mail: taiwansales@powerint.com

Europe HQ

1st Floor, St. James's House East Street, Farnham Surrey GU9 7TJ United Kingdom

Phone: +44 (0) 1252-730-141 Fax: +44 (0) 1252-727-689 e-mail: eurosales@powerint.com

Applications Hotline

World Wide +1-408-414-9660

Applications Fax

World Wide +1-408-414-9760